

5<sup>th</sup> International Conference on Applied Engineering and Natural Sciences

July 10-12, 2023 : Konya, Turkey



All Sciences Proceedings <u>http://as-proceeding.com/</u>

© 2023 Published by All Sciences Proceedings

# Design of an integrated SEPIC and Buck Converter for High Step-down Applications

Muhammad Ghayyoor, Mian Muhammad Amir Ayaz, Ajmal Farooq, M. Ali

Department of Electrical Engineering University of Engineering and Technology Mardan. Mardan 23200, Pakistan

ghayyoor7@gmail.com

Abstract - To overcome the issues related to special power supply called voltage regulator module (VRM) used for microprocessors, a special DC-DC converter will be designed in this work in which single-ended primary inductor (SEPIC) converter and the inverted form of buck converter are combine. As per available literature the problems associated with conventional VRM's are slow transient response and narrow duty cycle. Other issue related to the voltage regulator module is the high voltage stress that occurs on switches of VRM. The solution to these problems is presented in the form of a new proposed dc-dc converter topology in which the single ended primary inductor is combined with the inverted form of buck converter. The proposed topology has the advantages of reducing the transient time at moderate duty cycle because of the parallel combination of the inductor. Similarly, the parallel combination of capacitor will step down the voltage from 12v to the appropriate voltage level required for the microprocessor. The steady state operation and transient state operation of the proposed VRM is discussed in this thesis. Various operating states of proposed converter are discussed and related equations for voltage gain, voltage stress and transient response have been derived. Output waveforms are plotted, and mathematical modeling is carried out. Simulation results for proposed and conventional VRM are obtained and from comparison of results, it is clear that proposed VRM is good in performances compared to conventional VRM's.

Keywords – Buck Converter, Interleaved Buck Converter, Step-Down Voltage Conversion Ratio.

# I. Introduction

The Voltage regulator module (VRM) also sometimes referred to as the processor power module or the PPM falls under the category of electronic circuit. Its principal functionality is to supply adequate voltage to the microprocessor. For the purpose of achieving this goal, the VRM manipulates its input voltage by regulating and stepping it down to the integrated circuit which is the output. The imperative functionality of the regulator module is to determine the voltage requirement of the microprocessor through sensors and make sure that the accurate voltage is maintained. More often, the voltage regulators modules are used in application of switching

regulator (also known as the buck converter) because of their efficiency.

То fulfil the requirement of the modern microprocessor, VRM based buck, synchronous buck and related topologies are utilized. Typically, buck converters are capitalized in designing of VRM but this is not the only approach for it. Figure (1.1) illustrates the VRM circuits' basic schematics. On the left side, is the PSU or the Power supply unit supplying voltage of 12 volt The circuit involves two MOSFETS switches; low side and high side. Two points in the figure are mentioned as A and B. On the left side of the point B; is the filtering inductor.



Figure 1 Basic Buck Converter

The purpose of this circuit is to lower the input voltage which is 12V enough for operating voltage of the CPU/GPU .The terminal goal of the circuit to provide perpetual voltage of desired is magnitude. Today's microprocessor requires low voltage; approximately 1.2V. For this purpose, cutting off the inductor charging is required by the circuit when the voltage hits 1.2V mark at point B. Upon happening so, the voltage will drop. At this stage, the inductor charging will start again as per circuit design [1]. This cycle will be repeated indefinitely because of a technique known as Pulse Width Modulation (PWM). At approximately 50% duty cycle mark, the output voltage at point referred in the circuit as point B will be approximately half (6V) of the input voltage (12V). In order to achieve the desired voltage which is 1.2V, we need to set the duty cycle to10%. In real-world circuits, PWM controllers are used with a driver for the opening and shutting of the low-side and high-side switches (MOSFETs).



Figure 2 Feedback and regulation of VRM

The figure 1.2 above shows that the VRM comprises of some basic components namely MOSFETs, Capacitors and Chokes etc. The power unit falls under PWM controller as its part. However, the mechanics of both is almost same. The power supply provides a reference voltage which is then connected to the unit and after that,

the unit is compared with monitored voltage. The PWM signal is modified through the difference between the reference voltage, the desired voltage and the real voltage which is fed to the CPU. This ensures that the real signal is fed to the CPU. Consistent sampling is carried out after intervals for a given period of time. The goal is to deliver voltage to the load that is as near as possible to the reference voltage [2].

At the point when Intel proposed the Pentium 2 chip the silver box, which was the first control supply structure could never again fulfil the new processor's requirement of modest effectiveness with high current and quick transient reaction with tight resistance [7]. An exceptional dc– dc converter, the voltage controller module (VRM), which can be put in favour of the processor, was created as a power supply changing over 5 V to about 2.8 V [8]. In view of its basic structure, the buck converter with a synchronous rectifier is utilized for the VRM plan.

When the switching circuit is ON, the power supply voltage is supplied to the coil, and when it is OFF, the switching circuit is grounded to emit the energy accumulated in the coil. The synchronous rectifier circuit controls ON / OFF timing by using MOSFET. When the switches are turned on at the meantime, they are shorted, so they must be synchronized and turned on / off without fail. In the multiphase synchronous rectifier circuit, a plurality of switching circuits is prepared and the switches are sequentially turned on / off. Power consumption differs greatly between the CPU and other devices. For this reason, various measures have been taken for the power supply circuit used for the VRM, which are greatly related to the grade of the motherboard product. Costly motherboards use circuits costly to VRM. Let's focus on the VRM for CPU, first explain the circuit configuration of VRM and main components [9]. If we join 2 buck converters, the circuit becomes a Quadratic buck converter. In this circuit, although the voltage levels are high, but the transient response is fast, although in 2 separate Buck converters, the voltage stress is reduced [10]. A common diode connects the secondary and primary winding in a tapped inductor buck converter. To manage switching and conduction losses, the duty cycle must be controlled. However, the disadvantage of this circuit is that, it gives rise to very high voltage. Similarly, in a coupled inductor buck converter,

the current ripples are decreased, which is one of major advantages. The switching and its conduction losses are reduced, and efficiency is quite enhanced at the same time with the utilization of 4 Interleaved and coupled inductors [11]. The venturing inductance technique is actualized by replacing the ordinary inductor in a buck converter by two inductors interfacing in arrangement. One has extensive inductance and alternate has little inductance. The inductor with little inductance will assume control over the yield inductor amid transient load switch and accelerate dynamic reaction. In consistent express the extensive inductance assumes control and keeps a generously little swell current and limits root mean square misfortune. It is an ease technique relevant to converters with a yield inductor [12, 13].

The voltage controller module in this classification utilizes multiphase synchronous Buck converter providing extensive load flows. for The information and yield voltages in the VRM reproduction are individually 8.5 V and 1V separately. The reproduction circuit utilizes a solitary stage comparable circuit for re-enactment with twofold capacitors in the information and yield circuits to represent real qualities utilized per stage [14]. The low voltage and higher current requests of the future chip could severely affect the nature of intensity conveyed to the CPU. Because of the unusual voltage drop caused by an expansive current at this point in the link, an exact voltage control and a great transient reaction are extremely troublesome accomplished. The way to deal with defeat this issue is to turn to the point-or-Load direction strategy, famously known as the voltage controller module (VRM) [15].

# II. PROPOSED MODEL

To introduce a new topology of a DC-DC Interleaved buck converter which is more suitable, efficient, and lower in cost as compared to other traditional buck converters available in the present market which have more power losses, are less efficient, high in price, and component maintenance is difficult due to the old-school components used in conventional converters, which result in high power losses. The design of a new converter contains a proper procedure to convert the idea of a new converter into a physical shape and use it for suitable devices. The first step for the new topology

is to collect the related data about the voltage regulators and analyze the conventional converters' duty cycles, voltage ripples, current ripples, efficiency, etc. The proposed converter is introduced. The aim of this new topology is that the world is going to move to a new technology invented day-by-day which is more suitable and efficient in today's hours. Therefore, we introduce a new topology which is more efficient. Similarly, find out the switching states and do the mathematical calculations for a proposed converter to achieve the proposed circuit characteristics and formula through which all the calculations for a new converter are to be done. The formula for a new converter is obtained, and through this, all the requirements of a project can be solved. In the next step, a simulation of a proposed converter takes place in MATLAB Simulink to achieve results, i.e., component values (capacitor & inductor), voltage & current ripples, and the comparative analysis to achieve circuit goals. The finalized all the values of the capacitors & inductors used in the proposed converter and moved to a stage implementation. The circuit is implemented practically, and the experimental results are obtained.

# 1) Proposed Converter

To step down the output voltage and match the project criteria, we presented a new topology of a DC-DC converter based on the briefly described information. A high input voltage is converted to a low output voltage in the proposed converter, which is also an interleaved DC-DC buck converter. The suggested converter has two phases, the first of which employs a conventional SEPIC converter and the second of which uses an inverted buck converter. Compared to the conventional interleaved converters, this method allows for a high step-down voltage conversion. A similar interleaved buck converter, Figure 2.8, has the drawback of having the output polarity inverted, as opposed to the proposed converter's input polarity. Due to its extremely low voltage and current ripple and high conversion ratio at the same duty cycle as the other converter used to step down the voltage, it is also more efficient.



Figure 3 Proposed Converters Operating Principal of Proposed System









Figure 3.1 Operating switching States, (a) State I and State III, (b) State II, (c) State IV

## **Switching Operation State-I**

State-I starts at initiative time of t = t0. During operation of State-I Switch 1 and switch 2 are at ON. Switching used are actually MOSFET. Rather than that diode 1 and diode 2 are at OFF state. The circuit diagram for State-I operation is shown in figure 3.1(a).

# **Switching Operation State-II**

This operation state began with switch 1 at ON state and switch 2 at OFF state. Whereas diode-1 is at OFF state and diode-2 is at ON state. the circuit diagram of operating switching State-II is given in figure 3.1(b).

# Switching Operation State-III

Switching operation of State-III is same as switch operation of State-I, which is having MOSFET-1 and MOSFET-2 at ON state and diode-1 and diode-2 at OFF state. The switching operation of State-III is given in figure 3.1(a).

#### Switching Operation State-IV

At switching operation of State-IV the MOSFET-1 or switch-1 is at OFF state and Switch-2 is at ON state. While as diode-1 at this state is at ON state and diode-2 is at OFF state. The switching of this state i-e State-IV is given in Figure 3.1(c).

# Proposed System Steady state analysis

State-I from Figure-3.1(a) is having the following mathematical form:

$$V_{L1} = V_S$$
$$V_{L2} = -V_{C1}$$
$$V_{L3} = V_3 - V_{C3}$$

State-II from Figure-3.1(b) is having mathematical form as below:

$$V_{L1} = V_3$$
$$V_{L2} = -V_C$$
$$V_{L3} = -V_C$$

State-III from Figure 3.1(a) is having same mathematical formulations as State operation of State-I which is given as below:

 $V_{L1} = V_S$ 

$$V_{L2} = -V_{C1}$$

$$V_{L3} = V_3 - V_{C3}$$

State-IV from Figure 3.1(c) is having mathematical formulations as below:

$$V_{L1} = V_{S} - V_{C1} - V_{C2}$$
  
 $V_{L2} = -V_{C3}$   
 $V_{L3} = V_{S} - V_{C3}$ 

#### a) Mathematical Equation:

The mathematical formula derived from the steady state analysis for the proposed converter is given below:

$$Vout = V_{\rm O} = V_{\rm C2} + V_{\rm C3} - V_{\rm S}$$

By voltage calculations of  $V_{L1}$ ,  $V_{L2}$  and  $V_{L3}$  we get:

$$Vo = \frac{(3D - D^2 - 1)}{(1 - D)} * Vs \dots (1)$$

#### b) Mathematical Calculation:

Equation (1) is used for calculating the output  $\lfloor$  voltage *Vo* of a proposed converter by putting the value of a duty ratio and input supply voltage:

Duty ratio, D = 45 % = 0.45 & Input voltage,

Vs = 24 volts put in Eq. 1, we get;

$$V_0 = \frac{[3(0.45) - (0.45)^2 - 1]}{(1 - 0.45)} * 24V$$

$$V_0 = \frac{1.35 - 0.2025 - 1]}{0.55} * 24V$$

$$Vo = 6.1 \, volts \dots \dots \dots (2)$$

Eq. 2 shows the theoretical output voltage of a proposed converter.

# Parameters used for Simulation

Table .1: Parameters of SEPIC Converter

| Names of Parameters | Symbol | Quantity | Value  |
|---------------------|--------|----------|--------|
| Input Voltage       | Vs     | -        | 24 V   |
| Duty Ratio          | D      | -        | 0.45   |
| Switching Frequency | Fs     | -        | 35 KHz |
| Inductor            | L      | 2        | 300 µH |
| Capacitor           | С      | 2        | 47 µF  |

Table 2: Parameters of Inverted Buck Converter

| Names of Parameters | Symbol  | Quantity | Value  |
|---------------------|---------|----------|--------|
| Input Voltage       | $V_{s}$ | -        | 24 V   |
| Duty Ratio          | D       | -        | 0.45   |
| Switching Frequency | Fs      | -        | 35 KHz |
| Inductor            | L       | 1        | 300 µH |
| Capacitor           | С       | 1        | 47 μF  |

Table 3: Parameters of Proposed Converter

| Names of Parameters        | Symbol | Quantity | Value                                     |
|----------------------------|--------|----------|-------------------------------------------|
| Input Voltage              | Vs     | -        | 24 V                                      |
| Duty Ratio                 | D      | -        | 0.45                                      |
| Switching Frequency        | Fs     | -        | 35 KHz                                    |
| Inductor                   | L      | 3        | 300 µH                                    |
| Capacitor                  | С      | 3        | $C_{1,2} = 47 \ \mu F, C_3 = 470 \ \mu F$ |
| Output Filtering Capacitor | C.     | 1        | 4700 μF                                   |

# **III. SIMULATION RESULTS**

The findings of our project's implementation are as follows: the SEPIC converter's output voltage is 18.86 volts, its voltage ripples are 0.08, and its current ripples are 0.004. The inverted buck converter's output voltage is 10.33 volts, and its waves in voltage and current ripples are 0.07 and 0.0063, respectively. The output voltage of a proposed converter is 5 volts, where the input supply voltage is 24 volts. The proposed converter has relatively low voltage ripples 0.006 and current ripples 0.0011 when compared to the two individual converters. The simulation results, including the voltage and current graphs and a comparison of all three converters, which are given below, along with a description of the converter's hardware implementation.

#### 2) Results

To analyze the outcomes of simulation, the simulation results for all three converter SEPIC converter, inverted buck converter, and proposed converter are provided in graphical and tabular formats.

VI Graphs of SEPIC Converter



Figure 4 Voltage Graph of SEPIC Converter

| ∓ ▼ Signal Sta | X R       |       |
|----------------|-----------|-------|
|                | Value     | Time  |
| Max            | 1.886e+01 | 0.480 |
| Min            | 1.878e+01 | 0.481 |
| Peak to Peak   | 7.565e-02 |       |
| Mean           | 1.883e+01 |       |
| Median         | 1.883e+01 |       |
| RMS            | 1.883e+01 |       |

Figure 5 Voltage Signal Statistics of SEPIC Converter



Figure 6 Current Graph of SEPIC Converter

| ∓▼ Signal Sta | × 15      |       |
|---------------|-----------|-------|
|               | Value     | Time  |
| Max           | 9.983e-01 | 0.559 |
| Min           | 9.943e-01 | 0.559 |
| Peak to Peak  | 3.999e-03 |       |
| Mean          | 9.966e-01 |       |
| Median        | 9.966e-01 |       |
| RMS           | 9.966e-01 |       |

Figure 7 Current Graph of SEPIC Converter

All the above figures are i-e Figures 4, 5, 6, & 7 shows the simulation results of the conventional SEPIC converter. Figure 4 indicates the output voltage waveform of a SEPIC converter, and Figure 5 shows the signal statistics of the output voltage waveform from where the voltage ripples are calculated. Similarly, Figure 6 shows the output current waveform of a SEPIC converter, and Figure 7 shows the signal statistics of the output current waveform from where the current ripples of the SEPIC converter are calculated. The below Table 4

shows the simulated output voltage and current values along with the calculated voltage and current ripple values of a SEPIC converter.

| SEPIC Converter      |                       |                      |                 |  |
|----------------------|-----------------------|----------------------|-----------------|--|
| Output Voltage<br>Vo | Voltage Ripples<br>□V | Output Current<br>Io | Current Ripples |  |
| 18.86 V              | 0.08                  | 0.9986 A             | 0.004           |  |

Table 4: Simulation Results of SEPIC Converter

# VI Graphs of Inverted Buck



Figure 8 Voltage Graph of Inverted Buck Converter

| <b>∓</b> ▼ Signal Sta | tistics   | × 15  |
|-----------------------|-----------|-------|
|                       | Value     | Time  |
| Max                   | 1.040e+01 | 0.468 |
| Min                   | 1.033e+01 | 0.468 |
| Peak to Peak          | 6.993e-02 |       |
| Mean                  | 1.036e+01 |       |
| Median                | 1.035e+01 |       |
| RMS                   | 1.036e+01 |       |

Figure 9: Voltage Signal Statistics of Inverted Buck Converter



Figure 10: Current Graph of Inverted Buck Converter

| ∓ ▼ Signal Sta | ∓ ▼ Signal Statistics |       |
|----------------|-----------------------|-------|
|                | Value                 | Time  |
| Max            | 1.004e+00             | 0.520 |
| Min            | 9.977e-01             | 0.519 |
| Peak to Peak   | 6.752e-03             |       |
| Mean           | 1.001e+00             |       |
| Median         | 1.001e+00             |       |
| RMS            | 1.001e+00             |       |

Figure 11: Current Signal Statistics of Inverted Buck Converter

All the above figures are i-e Figure 8, 9, 10, & 11 show the simulation results of an inverted buck converter Figure 4.5 indicates the output voltage waveform of an inverted buck converter, and Figure 4.6 shows the signal statistics of the output voltage.

Table 5: Simulation Results of Inverted Buck Converter

| Inverted Buck Converter                          |      |          |        |  |
|--------------------------------------------------|------|----------|--------|--|
| Output Voltage Voltage Ripples Output Current Uv |      |          |        |  |
| 10.33 V                                          | 0.07 | 0.9977 A | 0.0063 |  |

a) VI Graphs of Proposed Converter:



Figure 12: Voltage Graph of Proposed Converter

| ∓ ▼ Signal Statistics |           | × ×   |
|-----------------------|-----------|-------|
|                       | Value     | Time  |
| Max                   | 5.185e+00 | 0.824 |
| Min                   | 5.179e+00 | 0.824 |
| Peak to Peak          | 5.690e-03 |       |
| Mean                  | 5.182e+00 |       |
| Median                | 5.183e+00 |       |
| RMS                   | 5.182e+00 |       |

Figure 13: Voltage Signal Statistics of Proposed Converter



Figure 14: Current Graph of Proposed Converter

| ∓ ▼ Signal Sta | tistics   | × rs  |
|----------------|-----------|-------|
|                | Value     | Time  |
| Max            | 9.875e-01 | 0.551 |
| Min            | 9.865e-01 | 0.551 |
| Peak to Peak   | 1.085e-03 |       |
| Mean           | 9.870e-01 |       |
| Median         | 9.870e-01 |       |
| RMS            | 9.870e-01 |       |

Figure 15: Current Signal Statistics of Proposed Converter

All the above figures are i-e Figures 12, 13, 14, & 15 show the simulation results of a proposed converter. Figure 12 indicates the output voltage waveform of a proposed converter, and Figure 13 shows the signal statistics of the output voltage waveform from where the voltage ripples are calculated. Similarly, Figure 14 shows the output current waveform, and Figure 15 shows the signal statistics of the output current waveform from where the current ripples of a proposed converter are calculated. Table 6 shows the simulated output voltage and current values along with the calculated voltage and current ripple values of a proposed converter.

| Table 6: | Simulation | Results | of Inv  | erted | Buck | Converter |
|----------|------------|---------|---------|-------|------|-----------|
| ruore o. | omutation  | results | OI IIIV | crica | Duck | Converter |

| Proposed Converter   |                        |                      |                 |  |  |
|----------------------|------------------------|----------------------|-----------------|--|--|
| Output Voltage<br>Vo | Voltage Ripples<br>□ V | Output Current<br>Io | Current Ripples |  |  |
| 5.185 V              | 0.006                  | 0.9875 A             | 0.0011          |  |  |

# **IV. COMPARISON & DISCUSSIONS**

The proposed converter is compared to conventional converters, the SEPIC, and the inverted buck converter, in Table 7. The proposed topology has a high step-down conversion ratio and low voltage and current ripples at the same duty ratio and component values that are assigned in individual simulations and then interleaved to get the proposed converter output values, as shown in the table below.

| Converters            | Output<br>Voltage<br>Vo | Output<br>Current<br>Io | Voltage<br>Ripples<br>□V | Current<br>Ripples<br>□I |
|-----------------------|-------------------------|-------------------------|--------------------------|--------------------------|
| SEPIC<br>Converter    | 18.86 V                 | 0.9986 A                | 0.08                     | 0.004                    |
| Buck<br>Converter     | 10.33 V                 | 0.9977 A                | 0.07                     | 0.0063                   |
| Proposed<br>Converter | 5.185 V                 | 0.9875 A                | 0.006                    | 0.0011                   |

Table 7: Comparative Analysis

# 3) Graphical Representation of Voltage Ripples:

The three converters, the SEPIC, the inverted buck, and the suggested converter, are represented graphically in Figure 16. After the positive peak of The graphic representation of the current ripples produced the input voltage, the capacitor slowly drains through RL after charging quickly at the beginning of a cycle (when the diode is reverse-biased). The ripple voltage is the change in capacitor voltage brought on by charging and discharging. The filtering operation is better the smaller the wave because ripples are often undesired. The voltage ripples of an inverted buck converter are smaller than

those of a SEPIC converter, which has larger voltage ripples than either of the other two converters. It is evident from this that the suggested converter is superior to both existing converters in terms of suitability, efficiency, and noise level.



Figure 16: Voltage Ripples across the Load

by the three converters the SEPIC, the inverted buck, and the suggested converter can be seen in Figure 4.14. A buck converter's low-pass filter is made up of an inductor and a capacitor. In order to reduce switching ripple, the corner frequency of the LC filter is always intended to be at a low frequency. Generally, an inductor's ripple current is always planned to be close to 30% of the average inductor current. A SEPIC converter has fewer current ripples than an inverted buck converter, while a proposed converter has significantly smaller current ripples than the other two converters combined. It is evident from this that the suggested converter is superior to both existing converters in terms of suitability, efficiency, and noise level.



Figure 17: Current Ripples across the Load

## **V. CONCLUSION**

This study introduced a high-step-down DC-DC [2] converter which is the combination of a SEPIC [3] converter and an inverted buck converter. Each converter's circuit diagram is provided, and the key The ideas are covered. reduced ripple characteristics of interleaved buck converters (IBC) have attracted a lot of interest. They do not, however, reduce the voltage conversion ratio. By  $_{[4]}$ using the right number of turns, tapped, and connected inductor buck converters can achieve high step-down conversion ratios, however, there is some leakage inductance that results in large [5] voltage spikes on the switches. Without using a low-duty cycle, the switched capacitor approach can deliver a high step-down voltage. The switched [6] capacitor converter, however, has incredibly low efficiency. High step-down voltage conversion is also achieved with switched inductor cells, however, because these cells use L-switching, the ripples are quite high. An entirely new topology of the DC-DC converter is introduced to achieve a [7] high step- down voltage conversion. While gaining the advantages of an interleaved structure's low [8] ripple characteristics, it can provide a better stepdown conversion ratio than a conventional IBC. Interleaving helps decrease ripples in the following ways: connected inductors can minimize ripple while also extending the duty cycle; quadratic, [9] tapped, and switched capacitors can avoid narrow duty cycles for high step-down conversion; and multilevel is helpful for lowering switch stress. The published research on non- isolated DC-DC stepdown converters is thoroughly reviewed. These [10] topologies are compared in terms of step-down conversion ratio/voltage gain, switch stresses, output current ripple, and component count. The ideal topology is chosen, and the outcomes of the simulation are individually provided. This project report gives students and researchers who wish to learn more about step-down DC-DC converters a clear context. The combination of a SEPIC converter with an inverted buck converter is an invention in DC-DC converters, it is concluded. It converts a 24V input to a 5V output, allowing for larger step-down voltage conversion ratios. The circuit is also more efficient and incorporates overload and short-circuit protection.

### REFERENCES

[1] S. H. Yu and C.I. Huang, "Voltage regulator modules with double-loop relay feedback control," IEEE International Conference on Power Electronics and Drive Systems, pp. 15631565, 2005.

- https://en.wikichip.org/wiki/voltage\_regulator\_module Kondrath, Nisha, and Marian K. Kazimierczuk. "Comparison of Wide-and High Frequency Duty-Ratio-to-Inductor-Current Transfer Functions of DC-DC PWM Buck Converter in CCM." Industrial Electronics, IEEE Transactions on59.1 (2012): 641-643 Electronic Publication: Digital Object Identifiers (DOIs):
- Peng Xu, Jia Wei and Fred C. Lee, "Multiphase coupledbuck converter—A novel high efficient 12 V voltageregulator module." IEEE transactions on power electronics,Vol.18, No.1, January 2003
- Mai Y Y, Mok P. A constant frequency output-ripplevoltage-based buck converter without using large ESR capacitor [J]. Circuits and Systems II: Express Briefs, IEEE Transactions on, 2008, 55(8): 748-752
- Santhos Ario Wibowo, Zhang Ting, Masashi Kono, Tetsuya Taura, YasunoriKobori, & Haruo Kobayashi.
  (2008). Analysis of coupled inductors for low-ripple fast-response buck converter. APCCAS 2008 - 2008
  IEEE Asia Pacific Conference on Circuits and Systems.doi:10.1109/apccas.2008.4746406
- Intel Corporation, "*Voltage Regulator-Down (VRD*): Design guide for desktop LGA775 socket," Doc. 30235604, Apr. 2005.
- Y. Y. Law, D. D. C. Lu, J. C. P. Liu, N. K. Poon, and M. H. Pong, "Loss analysis of a single phase fast transient VRM converter," in Proc. IEEE Power Electron. Motion Contr. Conf. (IPEMC), Aug. 2004, vol. 3, pp. 1161–1165.
- 9] Kaiwei Yao, Senior Member, IEEE, Yang Qiu, Ming Xu, and Fred C. Lee, Fellow, "A Novel Winding-Coupled Buck Converter for High-Frequency, High-Step-Down DC-DC Conversion" IEEE TRANSACTIONS ON POWER ELECTRONICS, VOL. 20, NO. 5, SEPTEMBER 2005
- 10] Taufik, T., Prasetyo, R., Dolan, D., &Garinto, D. (2010). A new multiphase multi interleaving buck converter with bypass LC. IECON 2010 - 36th Annual Conference on IEEE Industrial Electronics Society.doi:10.1109/iecon.2010.5675013